Haifa, ISR
4 days ago
SoC and IP Design Engineer, Google Cloud
SoC and IP Design Engineer, Google Cloud _corporate_fare_ Google _place_ Tel Aviv, Israel; Haifa, Israel **Mid** Experience driving progress, solving problems, and mentoring more junior team members; deeper expertise and applied knowledge within relevant area. _info_outline_ XNote: By applying to this position you will have an opportunity to share your preferred working location from the following: **Tel Aviv, Israel; Haifa, Israel** . **Minimum qualifications:** + Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience. + 8 years of experience with digital logic design principles, Register-Transfer Level (RTL) design concepts, and languages such as Verilog or System Verilog. + Experience with microarchitecture and specifications. + Experience with logic synthesis techniques to optimize Register-Transfer Level (RTL) code, performance and power as well as low-power design techniques. + Experience in logic design and debug with Design Verification (DV). **Preferred qualifications:** + Experience with design sign off and quality tools (Lint, CDC, VCLP etc.). + Experience with a scripting language like Python or Perl. + Knowledge in one of these areas, PCIe, UCIe, DDR, AXI, ARM processors family. + Knowledge of SOC architecture and assertion-based formal verification. + Knowledge of high performance and low power design techniques. **About the job** Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. In this role, you will use your ASIC design experience to be part of a team that develops the ASIC SoC and SoC IP’s from Plan of Record (POR) to Production. This includes creating SoC Level microarchitecture definitions, RTL coding and all RTL quality checks. You will also have the opportunity to contribute to Design flow and Methodologies. You will collaborate with members of architecture, software, verification, power, timing, synthesis dft etc. You will face technical challenges and develop/define design options for performance, power and area. Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible. **Responsibilities** + Define the SoC/Block microarchitecture level design document such as interface protocol, block diagram, transaction flow, pipeline etc. + Perform RTL development (coding and debug in Verilog, SystemVerilog). + Function/performance simulation debug and Lint/CDC/FV/UPF checks. + Engage in synthesis, timing/power closure, and ASIC silicon bring-up. + Contribute to verification test plan and coverage analysis of block and SOC-level. Information collected and processed as part of your Google Careers profile, and any job applications you choose to submit is subject to Google'sApplicant and Candidate Privacy Policy (./privacy-policy) . Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related condition (including breastfeeding), expecting or parents-to-be, criminal histories consistent with legal requirements, or any other basis protected by law. See alsoGoogle's EEO Policy (https://www.google.com/about/careers/applications/eeo/) ,Know your rights: workplace discrimination is illegal (https://careers.google.com/jobs/dist/legal/EEOC\_KnowYourRights\_10\_20.pdf) ,Belonging at Google (https://about.google/belonging/) , andHow we hire (https://careers.google.com/how-we-hire/) . If you have a need that requires accommodation, please let us know by completing ourAccommodations for Applicants form (https://goo.gl/forms/aBt6Pu71i1kzpLHe2) . Google is a global company and, in order to facilitate efficient collaboration and communication globally, English proficiency is a requirement for all roles unless stated otherwise in the job posting. To all recruitment agencies: Google does not accept agency resumes. Please do not forward resumes to our jobs alias, Google employees, or any other organization location. Google is not responsible for any fees related to unsolicited resumes. Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also https://careers.google.com/eeo/ and https://careers.google.com/jobs/dist/legal/OFCCP_EEO_Post.pdf If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form: https://goo.gl/forms/aBt6Pu71i1kzpLHe2.
Confirmar seu email: Enviar Email