Bangalore, IND
18 hours ago
ASIC Engineer, Design Verification
**Summary:** The Infra Silicon team at Meta is responsible for designing and building in-house hardware accelerator Application-Specific Integrated Circuits (ASICs) to enhance Meta's computing with superior capacity and efficiency at lower power and cost. The team focuses on creating domain-specific System on Chips (SoCs) that enable Meta's data centers to execute computationally-intensive workloads, such as video transcoding and AI/ML, with higher performance and lower energy consumption. They are organized into several key areas, including architecture & algorithms, design & micro-architecture, design verification, implementation & backend design, emulation/prototyping, and system on chip (SoC), which collaborate extensively with other teams to deliver comprehensive solutions for various technical domains. **Required Skills:** ASIC Engineer, Design Verification Responsibilities: 1. Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification 2. Develop functional tests based on verification test plan 3. Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage 4. Debug, root-cause and resolve functional failures in the design, partnering with the Design team 5. Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality 6. Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry **Minimum Qualifications:** Minimum Qualifications: 7. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience 8. Track record of 'first-pass success' in ASIC (Application-Specific Integrated Circuit) development cycles 9. 8+ years of hands-on experience in SystemVerilog/UVM (Universal Verification Methodology) and/or C/C++ based verification 10. 8+ years experience in IP/sub-system and/or SoC (System on Chip) level verification based on SystemVerilog UVM and OVM (Open Verification Methodology) based methodologies 11. Experience in one or more of the following areas along with functional verification - System Verilog Assertions, Formal, Emulation 12. Experience in EDA/Electronic Design Automation tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments 13. Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle **Preferred Qualifications:** Preferred Qualifications: 14. Experience in development of UVM/Universal Verification Methodology based verification environments from scratch 15. Experience with Design verification of Data-center applications like Video, Artificial Intelligence/Machine Learning (AI/ML) and Networking designs 16. Experience with revision control systems like Mercurial, Git or SVN 17. Experience with verification of ARM/RISC-V based sub-systems or SoC (Systems on Chip) 18. Experience with IP or integration verification of high-speed interfaces like PCIe (Peripheral Component Interconnect Express), DDR (Double Data Rate), Ethernet 19. Experience working across and building relationships with cross-functional design, model and emulation teams **Industry:** Internet
Confirmar seu email: Enviar Email